- 1. The graphs below of voltage versus time. For the two waveforms in (a) and (b), what are the duty cycles?
  - a. (a) 50% (b) 40%
  - b. (a) 30% (b) 60%
  - c. (a) 20% (b) 65%
    - d. (a) 20% (b) 75%



- 2. Timer 0 is configured for fast PWM mode with a prescaler of value of 8, and a system clock of 16 MHz. What is the frequency of the output?
  - a. 15.625 kHz
  - b. 7.8125 kHz
  - c. 4 MHz
  - d. 1000 Hz

- 3. To generate a waveform frequency of 3,906 Hz using Timer 1 Fast PWM, 9-bit mode, what value of prescaler is needed? The system clock is 16 MHz. a. 1 d. 256 e. 1024 4. It is desired to utilize register OCR1A as the highest value that the Timer 1 counter will reach in generating a waveform. If Fast PWM waveform mode is used, what are the values for WGM13, WGM12, WGM11, and WGM10? a. WGM13 = 0, WGM12 = 1, WGM11 = 0, WGM10 = 1 b. WGM13 = 0, WGM12 = 1, WGM11 = 1, WGM10 = 0 (c. )WGM13 = 1, WGM12 = 1, WGM11 = 1, WGM10 = 1 d. WGM13 = 0, WGM12 = 1, WGM11 = 0, WGM10 = 0 5. In generating a PWM waveform, the output compare value and the TOP value determine the a. Duty cycle and frequency
  - b. Frequency and duty cycle
  - c. Prescaler and the interrupt signal
- 6. What Arduino board pin numbers correspond to the output compare (A and B) for Timer 1?
  - a. Pins 38 and 40
  - b. Pins 0 and 1
  - c. Pins 11 and 12
  - d. Pins 6 and 7
- 7. When generating a PWM waveform from an output compare, the corresponding Data Direction register should be set to output during the initialization sequence.
  - (a.) True
  - b. False

| 8.  | An ADC with a bit-depth of 11 can represent how different levels?                                                                                                                        |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | a. 512                                                                                                                                                                                   |
|     | b. 11                                                                                                                                                                                    |
|     | (c.) 2048                                                                                                                                                                                |
|     | d. 4096                                                                                                                                                                                  |
|     |                                                                                                                                                                                          |
| 9.  | If we have a 10-bit ADC, V_high = 5V, V_low = 0 V, and we receive a digital value of 10, what voltage does this correspond to?                                                           |
|     | a. 7 mV                                                                                                                                                                                  |
|     | b. 312 mV                                                                                                                                                                                |
|     | c.) 49 mV                                                                                                                                                                                |
|     | d. 156 mV                                                                                                                                                                                |
| 10  | An analog input signal has a maximum frequency component of 50 kHz. What is the minimum sampling frequency that the ADC should be set at so that all bandwidth information is digitized? |
|     | (a.) 100 kHz                                                                                                                                                                             |
|     | b. 10kHz                                                                                                                                                                                 |
|     | c. 25 kHz                                                                                                                                                                                |
|     | d. 50 kHz                                                                                                                                                                                |
| 11. | . When ADC is set for single-ended mode, the ADC digitizes the difference of two input voltage Analog pins.                                                                              |
|     | a. True                                                                                                                                                                                  |
|     | (b.) False                                                                                                                                                                               |
|     |                                                                                                                                                                                          |
| 12. | When reading the result from the ADC, register ADCH should be read before ADCL.                                                                                                          |
|     | a. True                                                                                                                                                                                  |
|     | b. False                                                                                                                                                                                 |



```
a. ADCSRA |= (1 << ADEN | 1 << ADSC);
```

- 14. How long does one ADC conversion take for an ADC clock cycle of 250 kHz?
  - a. 300 μs
  - b.) 52 μs
  - c. 4 µs
  - d. 1 ms
- 15. (True or False) To increase the resolution of an ADC without reducing the range one needs to use an ADC with more bits.
  - (a.) True
  - b. False
- 16. In a basic communication system, a receiver sees a message sent by the transmitter and distorted by the channel. In the case of a channel that delays the transmitted signal, what technique do protocols typically employ?
  - a. Increasing the amplitude of the transmitted message
  - b. Having an address sent as part of the message
  - c.) Having a "start" and "stop" signal so the receiver knows where the message is

| 17. Given the internal clock speed is 10 MHz, and the USART module is initialized to normal mode, |
|---------------------------------------------------------------------------------------------------|
| what is the value of UBBRO will create a baud rate of 9600?                                       |
|                                                                                                   |



b. UBBR0 = 128

c. UBBR0 = 256

d. UBBR0 = 1024

18. If the USART if configured to work in an 8-E-1 configuration and the data that is sent in binary is 0b10111011, what should the value of the parity bit be:



b.) 0 c. There is no parity bit

19. The USART module of the ATMega2560 board implements full duplex, asynchronous or synchronous operation and supports serial frames with 5, 6, 7, 8, or 9 data bits and 1 or 2 stop bits.



**FALSE** 

20. In I2C, the data bus must always remain constant while the clock is at high voltage.



**FALSE** 

21. In I2C, an acknowledgement is sent by the received device by driving the line high

TRUE



22. To use the I2C device, one must use which pins on the Arduino development board

- a. Pin 50 and pin 51 on the development board
- b. Pin 0 and pin 1 on the development board
- c. Any pin can be configured to do this
- (d.) Pin 20 and pin 21 on the development board

23. Given the complete ADC conversion curve below, answer the questions.



a. What are the voltage references ( $V_{ref}^+$  and  $V_{ref}^-$ )?  $V_{ref}^+ = 5 \vee \qquad V_{ref}^- = 0 \vee$ 

b. What is the bit-depth of the ADC?

c. What is the ADC resolution?

$$\frac{5v-0v}{16} = 312.5mU$$

## Timer 0

| Table 16-8. | Waveform ( | Generation M | /lode Bit [ | Description |
|-------------|------------|--------------|-------------|-------------|
|-------------|------------|--------------|-------------|-------------|

| Mode | WGM2 | WGM1 | WGMo | Timer/Counter Mode of<br>Operation | ТОР  | Update of<br>OCRx at | TOV Flag<br>Set on <sup>(1)(2)</sup> |
|------|------|------|------|------------------------------------|------|----------------------|--------------------------------------|
| 0    | 0    | 0    | 0    | Normal                             | 0xFF | Immediate            | MAX                                  |
| 1    | 0    | 0    | 1    | PWM, Phase Correct                 | 0xFF | TOP                  | воттом                               |
| 2    | 0    | 1    | 0    | стс                                | OCRA | Immediate            | MAX                                  |
| 3    | 0    | 1    | 1    | Fast PWM                           | 0xFF | TOP                  | MAX                                  |
| 4    | 1    | 0    | 0    | Reserved                           | -    | -                    | -                                    |
| 5    | 1    | 0    | 1    | PWM, Phase Correct                 | OCRA | TOP                  | воттом                               |
| 6    | 1    | 1    | 0    | Reserved                           | -    | _                    | _                                    |
| 7    | 1    | 1    | 1    | Fast PWM                           | OCRA | воттом               | TOP                                  |

Note:

- 1. MAX = 0xFF
- 2. BOTTOM = 0x00

# **Timer 0 CTC Mode**

For generating a waveform output in CTC mode, the OC0A output can be set to toggle its logical level on each Compare Match by setting the Compare Output mode bits to toggle mode (COM0A1:0 = 1). The OC0A value will not be visible on the port pin unless the data direction for the pin is set to output. The waveform generated will have a maximum frequency of  $f_{\rm OC0} = f_{\rm clk\_I/O}/2$  when OCR0A is set to zero (0x00). The waveform frequency is defined by the following equation:

$$f_{OCnx} = \frac{f_{\text{clk\_I/O}}}{2 \cdot N \cdot (1 + OCRnx)}$$

The N variable represents the prescale factor (1, 8, 64, 256, or 1024).

As for the Normal mode of operation, the TOV0 Flag is set in the same timer clock cycle that the counter counts from MAX to 0x00.

# **Timer 0 Fast PWM Mode**

In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC0x pins. Setting the COM0x1:0 bits to two will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COM0x1:0 to three: Setting the COM0A1:0 bits to one allows the OC0A pin to toggle on Compare Matches if the WGM02 bit is set. This option is not available for the OC0B pin (see Table 16-3 on page 126). The actual OC0x value will only be visible on the port pin if the data direction for the port pin is set as output. The PWM waveform is generated by setting (or clearing) the OC0x Register at the Compare Match between OCR0x and TCNT0, and clearing (or setting) the OC0x Register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM).

The PWM frequency for the output can be calculated by the following equation:

$$f_{OCnxPWM} = \frac{f_{\sf clk\_I/O}}{N \cdot 256}$$

The N variable represents the prescale factor (1, 8, 64, 256, or 1024).

## Timer 1

Table 17-2. Waveform Generation Mode Bit Description<sup>(1)</sup>

| Mode | WGMn3 | WGMn2<br>(CTCn) | WGMn1<br>(PWMn1) | WGMn0<br>(PWMn0) | Timer/Counter<br>Mode of Operation  | ТОР    | Update of<br>OCRnx at | TOVn Flag<br>Set on |
|------|-------|-----------------|------------------|------------------|-------------------------------------|--------|-----------------------|---------------------|
| 0    | 0     | 0               | 0                | 0                | Normal                              | 0xFFFF | Immediate             | MAX                 |
| 1    | 0     | 0               | 0                | 1                | PWM, Phase Correct, 8-bit           | 0x00FF | TOP                   | воттом              |
| 2    | 0     | 0               | 1                | 0                | PWM, Phase Correct, 9-bit           | 0x01FF | TOP                   | воттом              |
| 3    | 0     | 0               | 1                | 1                | PWM, Phase Correct, 10-bit          | 0x03FF | TOP                   | воттом              |
| 4    | 0     | 1               | 0                | 0                | СТС                                 | OCRnA  | Immediate             | MAX                 |
| 5    | 0     | 1               | 0                | 1                | Fast PWM, 8-bit                     | 0x00FF | воттом                | TOP                 |
| 6    | 0     | 1               | 1                | 0                | Fast PWM, 9-bit                     | 0x01FF | воттом                | TOP                 |
| 7    | 0     | 1               | 1                | 1                | Fast PWM, 10-bit                    | 0x03FF | воттом                | TOP                 |
| 8    | 1     | 0               | 0                | 0                | PWM, Phase and Frequency<br>Correct | ICRn   | ВОТТОМ                | воттом              |
| 9    | 1     | 0               | 0                | 1                | PWM,Phase and Frequency<br>Correct  | OCRnA  | ВОТТОМ                | ВОТТОМ              |
| 10   | 1     | 0               | 1                | 0                | PWM, Phase Correct                  | ICRn   | TOP                   | воттом              |
| 11   | 1     | 0               | 1                | 1                | PWM, Phase Correct                  | OCRnA  | TOP                   | воттом              |
| 12   | 1     | 1               | 0                | 0                | CTC                                 | ICRn   | Immediate             | MAX                 |
| 13   | 1     | 1               | 0                | 1                | (Reserved)                          | _      | _                     | -                   |
| 14   | 1     | 1               | 1                | 0                | Fast PWM                            | ICRn   | воттом                | TOP                 |
| 15   | 1     | 1               | 1                | 1                | Fast PWM                            | OCRnA  | воттом                | TOP                 |

# **Timer 1 Fast PWM Mode**

In fast PWM mode, the compare units allow generation of PWM waveforms on the OCnx pins. Setting the COMnx1:0 bits to two will produce a non-inverted PWM and an inverted PWM output can be generated by setting the COMnx1:0 to three (see Table on page 155). The actual OCnx value will only be visible on the port pin if the data direction for the port pin is set as output (DDR\_OCnx). The PWM waveform is generated by setting (or clearing) the OCnx Register at the compare match between OCRnx and TCNTn, and clearing (or setting) the OCnx Register at the timer clock cycle the counter is cleared (changes from TOP to BOTTOM).

The PWM frequency for the output can be calculated by the following equation:

$$f_{OCnxPWM} = \frac{f_{\text{clk\_I/O}}}{N \cdot (1 + TOP)}$$

The N variable represents the prescaler divider (1. 8. 64. 256. or 1024).

### 26.8.3 ADCSRA - ADC Control and Status Register A

| Bit           | 7    | 6    | 5     | 4    | 3    | 2     | 1     | 0     |        |
|---------------|------|------|-------|------|------|-------|-------|-------|--------|
| (0x7A)        | ADEN | ADSC | ADATE | ADIF | ADIE | ADPS2 | ADPS1 | ADPS0 | ADCSRA |
| Read/Write    | R/W  | R/W  | R/W   | R/W  | R/W  | R/W   | R/W   | R/W   |        |
| Initial Value | 0    | 0    | 0     | 0    | 0    | 0     | 0     | 0     |        |

# • Bit 7 - ADEN: ADC Enable

Writing this bit to one enables the ADC. By writing it to zero, the ADC is turned off. Turning the ADC off while a conversion is in progress, will terminate this conversion.

#### Bit 6 – ADSC: ADC Start Conversion

In Single Conversion mode, write this bit to one to start each conversion. In Free Running mode, write this bit to one to start the first conversion. The first conversion after ADSC has been written after the ADC has been enabled, or if ADSC is written at the same time as the ADC is enabled, will take 25 ADC clock cycles instead of the normal 13. This first conversion performs initialization of the ADC.

ADSC will read as one as long as a conversion is in progress. When the conversion is complete, it returns to zero. Writing zero to this bit has no effect.

## • Bit 5 - ADATE: ADC Auto Trigger Enable

When this bit is written to one, Auto Triggering of the ADC is enabled. The ADC will start a conversion on a positive edge of the selected trigger signal. The trigger source is selected by setting the ADC Trigger Select bits, ADTS in ADCSRB.

#### Bit 4 – ADIF: ADC Interrupt Flag

This bit is set when an ADC conversion completes and the Data Registers are updated. The ADC Conversion Complete Interrupt is executed if the ADIE bit and the I-bit in SREG are set. ADIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ADIF is cleared by writing a logical one to the flag. Beware that if doing a Read-Modify-Write on ADCSRA, a pending interrupt can be disabled. This also applies if the SBI and CBI instructions are used.

### • Bit 3 - ADIE: ADC Interrupt Enable

When this bit is written to one and the I-bit in SREG is set, the ADC Conversion Complete Interrupt is activated.

#### Bits 2:0 – ADPS2:0: ADC Prescaler Select Bits

These bits determine the division factor between the XTAL frequency and the input clock to the ADC.

 Table 26-5.
 ADC Prescaler Selections

| ADPS2 | ADPS1 | ADPS0 | Division Factor |
|-------|-------|-------|-----------------|
| 0     | 0     | 0     | 2               |
| 0     | 0     | 1     | 2               |
| 0     | 1     | 0     | 4               |
| 0     | 1     | 1     | 8               |
| 1     | 0     | 0     | 16              |
| 1     | 0     | 1     | 32              |
| 1     | 1     | 0     | 64              |
| 1     | 1     | 1     | 128             |



Figure 26-3. ADC Prescaler



Figure 26-5. ADC Timing Diagram, Single Conversion



Table 26-1. ADC Conversion Time

| Condition                        | Sample & Hold<br>(Cycles from Start of Conversion) | Conversion Time<br>(Cycles) |
|----------------------------------|----------------------------------------------------|-----------------------------|
| First conversion                 | 13.5                                               | 25                          |
| Normal conversions, single ended | 1.5                                                | 13                          |
| Auto Triggered conversions       | 2                                                  | 13.5                        |
| Normal conversions, differential | 1.5/2.5                                            | 13/14                       |



 Table 22-1.
 Equations for Calculating Baud Rate Register Setting

| Operating Mode                            | Equation for Calculating Baud Rate <sup>(1)</sup> | Equation for Calculating UBRR Value  |
|-------------------------------------------|---------------------------------------------------|--------------------------------------|
| Asynchronous Normal mode<br>(U2Xn = 0)    | $BAUD = \frac{f_{OSC}}{16(UBRRn + 1)}$            | $UBRRn = \frac{f_{OSC}}{16BAUD} - 1$ |
| Asynchronous Double Speed mode (U2Xn = 1) | $BAUD = \frac{f_{OSC}}{8(UBRRn + 1)}$             | $UBRRn = \frac{f_{OSC}}{8BAUD} - 1$  |
| Synchronous Master mode                   | $BAUD = \frac{f_{OSC}}{2(UBRRn + 1)}$             | $UBRRn = \frac{f_{OSC}}{2BAUD} - 1$  |

Note: 1. The baud rate is defined to be the transfer rate in bit per second (bps).

BAUD Baud rate (in bits per second, bps).

fosc System Oscillator clock frequency.

**UBRRn** Contents of the UBRRHn and UBRRLn Registers, (0-4095).